Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Performance Analysis of 32 Bit Array Multiplier with a Carry Look-Ahead Adder and with a Carry Save Adder


Affiliations
1 SNS College of Technology, India
     

   Subscribe/Renew Journal


This paper presents a technology based on the performance analysis of 32-bit array multiplier with a CSA and a CLA. Here, designs of two different array multipliers are presented, one of them using carry look-ahead adder logic for addition of partial product terms and another by introducing carry save adder in partial products lines. This architecture is shown to produce the result of addition using minimum number of logic gates. The multipliers presented are all modeled using verilog for 32-bit unsigned data. The comparison is done on the basis of three performance parameters i.e., speed, area and power consumption .To design, in terms of IC, area, speed and power has become a challenging task in VLSI design field. Our design has shown a tremendous improvement in all these performance parameters.

Keywords

CLA-Carry Look Ahead Adder, CSA-Carry Save Adder.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 168

PDF Views: 2




  • Performance Analysis of 32 Bit Array Multiplier with a Carry Look-Ahead Adder and with a Carry Save Adder

Abstract Views: 168  |  PDF Views: 2

Authors

Prabu Venkateshwaran
SNS College of Technology, India
C. Chandini
SNS College of Technology, India
S. A. Kanmani
SNS College of Technology, India
P. Kaviya
SNS College of Technology, India

Abstract


This paper presents a technology based on the performance analysis of 32-bit array multiplier with a CSA and a CLA. Here, designs of two different array multipliers are presented, one of them using carry look-ahead adder logic for addition of partial product terms and another by introducing carry save adder in partial products lines. This architecture is shown to produce the result of addition using minimum number of logic gates. The multipliers presented are all modeled using verilog for 32-bit unsigned data. The comparison is done on the basis of three performance parameters i.e., speed, area and power consumption .To design, in terms of IC, area, speed and power has become a challenging task in VLSI design field. Our design has shown a tremendous improvement in all these performance parameters.

Keywords


CLA-Carry Look Ahead Adder, CSA-Carry Save Adder.