Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Modeling and Analyzing Cache for Multi-Core Processor


Affiliations
1 National Institute of Technology, Rourkela, Odisha, India
2 Department of Computer Science, National Institute of Technology, Rourkela, Odisha-769008, India
3 Computer Science Engineering Department, National Institute of Technology, Rourkela, Odisha-769008, India
     

   Subscribe/Renew Journal


The growing number of cores increases the demand for a powerful memory subsystem. This lead to enhancement in the size of caches in multi-core processors. Caches are responsible in giving processing elements a faster, higher bandwidth local memory to work with. In this paper, an attempt has been made to analyze the impact of cache size on performance of Multi-core processors by varying L1 and L2 cache size on NIAGRA architecture. The SPLASH-2 benchmark has been used with the simulator Multi2Sim for these experimentations.

Keywords

Cache Configuration, Performance Evaluation, Multi-Core Processor, Performance Enhancement.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 257

PDF Views: 2




  • Modeling and Analyzing Cache for Multi-Core Processor

Abstract Views: 257  |  PDF Views: 2

Authors

Ram Prasad Mohanty
National Institute of Technology, Rourkela, Odisha, India
Ashok Kumar Turuk
Department of Computer Science, National Institute of Technology, Rourkela, Odisha-769008, India
Bibhudatta Sahoo
Computer Science Engineering Department, National Institute of Technology, Rourkela, Odisha-769008, India

Abstract


The growing number of cores increases the demand for a powerful memory subsystem. This lead to enhancement in the size of caches in multi-core processors. Caches are responsible in giving processing elements a faster, higher bandwidth local memory to work with. In this paper, an attempt has been made to analyze the impact of cache size on performance of Multi-core processors by varying L1 and L2 cache size on NIAGRA architecture. The SPLASH-2 benchmark has been used with the simulator Multi2Sim for these experimentations.

Keywords


Cache Configuration, Performance Evaluation, Multi-Core Processor, Performance Enhancement.