![Open Access](https://i-scholar.in/lib/pkp/templates/images/icons/fulltextgreen.png)
![Restricted Access](https://i-scholar.in/lib/pkp/templates/images/icons/fulltextred.png)
![Open Access](https://i-scholar.in/lib/pkp/templates/images/icons/fulltextgreen.png)
![Open Access](https://i-scholar.in/lib/pkp/templates/images/icons/fulltext_open_medium.gif)
![Restricted Access](https://i-scholar.in/lib/pkp/templates/images/icons/fulltextred.png)
![Restricted Access](https://i-scholar.in/lib/pkp/templates/images/icons/fulltext_restricted_medium.gif)
Modeling and Analyzing Cache for Multi-Core Processor
Subscribe/Renew Journal
The growing number of cores increases the demand for a powerful memory subsystem. This lead to enhancement in the size of caches in multi-core processors. Caches are responsible in giving processing elements a faster, higher bandwidth local memory to work with. In this paper, an attempt has been made to analyze the impact of cache size on performance of Multi-core processors by varying L1 and L2 cache size on NIAGRA architecture. The SPLASH-2 benchmark has been used with the simulator Multi2Sim for these experimentations.
Keywords
Cache Configuration, Performance Evaluation, Multi-Core Processor, Performance Enhancement.
User
Subscription
Login to verify subscription
Font Size
Information
![](https://i-scholar.in/public/site/images/abstractview.png)
Abstract Views: 257
![](https://i-scholar.in/public/site/images/pdfview.png)
PDF Views: 2