Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

A Complete Study of Low Power Register File Using Adiabatic Complementary Pass-transistor Logic


Affiliations
1 Indian Institute of Technology, Roorkee, India
2 Indian Institute of Technology, Roorkee, Uttarakhand, India
3 Indian Institute of Technology, Roorkee, Uttarakhand, India
     

   Subscribe/Renew Journal


Register file is one of the most power hungry components in the processor consuming about 20% of the processor power, because it contains large capacitances on bit lines, word lines,address lines, and storage cell array and is frequently accessed. This paper presents a complete study of register file based on adiabatic logic at 90nm CMOS process. A 32 x 32 register file using adiabatic complementary pass-transistor logic (ACPL) has been designed. All the circuits expect for storage cell employ ACPL circuits and storage cell is based on conventional memory (SRAM cell). Since register file consists of large capacitances, the minimization of power consumption is made by choosing optimal size of ACPL circuits for driving large capacitances. For comparison, two other register file based on same organization were simulated using CPAL and conventional CMOS logics. Simulation results shows that adiabatic CPL register file achieves power saving of 30% with CPAL and 91% to 95% with conventional CMOS logic for clock frequencies ranging from 50 to 500MHz. Since power consumption is a function of output load capacitance and supply voltage, we have also simulated these register file for various supply voltages and load capacitances.


Keywords

Adiabatic Logic, ACPL, Low Power, Register File, SRAM.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 533

PDF Views: 1




  • A Complete Study of Low Power Register File Using Adiabatic Complementary Pass-transistor Logic

Abstract Views: 533  |  PDF Views: 1

Authors

D. Sreenu
Indian Institute of Technology, Roorkee, India
A. K. Saxena
Indian Institute of Technology, Roorkee, Uttarakhand, India
S. Dasgupta
Indian Institute of Technology, Roorkee, Uttarakhand, India

Abstract


Register file is one of the most power hungry components in the processor consuming about 20% of the processor power, because it contains large capacitances on bit lines, word lines,address lines, and storage cell array and is frequently accessed. This paper presents a complete study of register file based on adiabatic logic at 90nm CMOS process. A 32 x 32 register file using adiabatic complementary pass-transistor logic (ACPL) has been designed. All the circuits expect for storage cell employ ACPL circuits and storage cell is based on conventional memory (SRAM cell). Since register file consists of large capacitances, the minimization of power consumption is made by choosing optimal size of ACPL circuits for driving large capacitances. For comparison, two other register file based on same organization were simulated using CPAL and conventional CMOS logics. Simulation results shows that adiabatic CPL register file achieves power saving of 30% with CPAL and 91% to 95% with conventional CMOS logic for clock frequencies ranging from 50 to 500MHz. Since power consumption is a function of output load capacitance and supply voltage, we have also simulated these register file for various supply voltages and load capacitances.


Keywords


Adiabatic Logic, ACPL, Low Power, Register File, SRAM.