Refine your search
Collections
Co-Authors
Year
A B C D E F G H I J K L M N O P Q R S T U V W X Y Z All
Parekh, Abhishek
- A Case Study on Various Clock Routing Algorithms
Abstract Views :313 |
PDF Views:2
Authors
Affiliations
1 Department of Electronics and Communication, Marwadi Education Foundation, Rajkot, IN
1 Department of Electronics and Communication, Marwadi Education Foundation, Rajkot, IN
Source
Programmable Device Circuits and Systems, Vol 9, No 4 (2017), Pagination: 65-69Abstract
The nature of Clock Tree Synthesis (CTS) in complex hierarchical designs decides timing closure, power dissipation, area of chip and interconnect length. CTS is the process of insertion of buffers or inverters along the clock paths of ASIC design in order to achieve zero/minimum skew or balanced skew. The goal of CTS is to minimize skew and insertion delay. Apart from these, useful skew is also added in the design by means of buffers and inverters. Various clock routing algorithms have been studied in this paper.