Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Hardware Co-Simulation of QPSK Modulation and Demodulation in Presence of AWG Noise on FPGA


Affiliations
1 ECE Department, JNTUCE, Anantapuram, AP, India
     

   Subscribe/Renew Journal


Now a days the application of FPGAs (Field programmable gate array) became an important issue in designing electronic systems. Also, the flexibility and performance offered by reconfigurable computing shorts the development time required for implementing DSP solutions using FPGAs. This paper presents the theoretical information about a QPSK Modulation and demodulation. The QPSK Modem is then simulated using Mat lab / Simulink environment and System Generator. System Generator is a tool from Xilinx ISE used for FPGA design which is used to implement the design on a Spartan 3E Starter Kit board in order to verify the functionality of the systems in hardware which speeds up the simulations. The modem algorithm has been implemented on FPGA using the VHDL language on Xilinx ISE 10.1. The local clock oscillator of the board is 50 MHz The system has been designed and simulated and its performances were evaluated by measurements.

Keywords

Additive White Gaussian Noise, FPGA, QPSK System, Spartan 3E, System Generator.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 281

PDF Views: 1




  • Hardware Co-Simulation of QPSK Modulation and Demodulation in Presence of AWG Noise on FPGA

Abstract Views: 281  |  PDF Views: 1

Authors

K. Venkateswara Reddy
ECE Department, JNTUCE, Anantapuram, AP, India
P. Ramana Reddy
ECE Department, JNTUCE, Anantapuram, AP, India

Abstract


Now a days the application of FPGAs (Field programmable gate array) became an important issue in designing electronic systems. Also, the flexibility and performance offered by reconfigurable computing shorts the development time required for implementing DSP solutions using FPGAs. This paper presents the theoretical information about a QPSK Modulation and demodulation. The QPSK Modem is then simulated using Mat lab / Simulink environment and System Generator. System Generator is a tool from Xilinx ISE used for FPGA design which is used to implement the design on a Spartan 3E Starter Kit board in order to verify the functionality of the systems in hardware which speeds up the simulations. The modem algorithm has been implemented on FPGA using the VHDL language on Xilinx ISE 10.1. The local clock oscillator of the board is 50 MHz The system has been designed and simulated and its performances were evaluated by measurements.

Keywords


Additive White Gaussian Noise, FPGA, QPSK System, Spartan 3E, System Generator.