Refine your search
Collections
Co-Authors
Journals
Year
A B C D E F G H I J K L M N O P Q R S T U V W X Y Z All
Raman, Ashish
- Design and Implementation of High Speed Fir Filters Using DA Algorithm
Abstract Views :175 |
PDF Views:3
Authors
Affiliations
1 DAV Institute of Engineering & Technology, Jalandhar, IN
2 Dr. B.R. Ambedkar National Institute of Technology, Jalandhar, IN
1 DAV Institute of Engineering & Technology, Jalandhar, IN
2 Dr. B.R. Ambedkar National Institute of Technology, Jalandhar, IN
Source
Digital Signal Processing, Vol 2, No 10 (2010), Pagination: 208-211Abstract
Distributed Arithmetic (DA) is a high speed multiplication technique used for implementation of digital filters. The complicated multiplication-accumulation operation is converted to the shifting and adding operation when the DA algorithm is directly applied to realize FIR filter. In this paper the distributed arithmetic based design scheme for non recursive DSP systems requiring high speed computing is designed. Implementation for FPGAs has been done on Spartan 3E series FPGA, target device (XC3S500E) from Xilinx. A significant decline in delay is reported for an FIR filters from 8.188ns to 4.778ns using DA algorithm.