Refine your search
Co-Authors
Journals
A B C D E F G H I J K L M N O P Q R S T U V W X Y Z All
Siva Kumar, M.
- Einstein and the Quantum: The Quest of the Valiant Swabian
Abstract Views :138 |
PDF Views:25
Authors
Affiliations
1 School of Physics, University of Hyderabad, Hyderabad 500 046, IN
1 School of Physics, University of Hyderabad, Hyderabad 500 046, IN
Source
Current Science, Vol 107, No 3 (2014), Pagination: 530-530Abstract
No Abstract.- Testing the Pattern Generation of Minimal Test Vectors for the Video Display
Abstract Views :73 |
PDF Views:2
Authors
Affiliations
1 Department of ECE, KL University, Guntur, A.P., IN
2 KL University, IN
1 Department of ECE, KL University, Guntur, A.P., IN
2 KL University, IN
Source
Programmable Device Circuits and Systems, Vol 4, No 1 (2012), Pagination: 26-30Abstract
Testing is an experiment in which a system is exercised and the resultant behavior is examined to make sure that the system behaves correctly. System Test tests consist of elements, test vectors, and test variables. Each of these entities to create a variety of test scenarios ranging from a simple test, which runs a series of elements once to a full parameter sweep that iterates over the values of test vectors. Test vectors and test variables map data between System Test and the model or unit under test. A Composite Video Pattern Generator is constructed, which can be used as a teaching tool in the video field as well as a laboratory instrument, useful for repairing and adjusting pattern generation of video display. This work is implemented for pattern Generator video display which is having Counters and the video pixels generated in horizontal and vertical directions. The simulation is carried out to find out the minimum set of good test vectors for the four patterns.Keywords
Composite Video Signal, RGB Model, Test Vectors, Test Vector Generation.- Detection and Recognition of Road Traffic Signs
Abstract Views :125 |
PDF Views:1
Authors
Source
Automation and Autonomous Systems, Vol 8, No 6 (2016), Pagination: 179-183Abstract
Traffic Sign Recognition is a technology by which a vehicle is able to recognize the traffic signs put on the road e.g. “traffic light" or “Speed breakers" or "turn ahead". Traffic Sign Recognition is used to regulate traffic, warn a driver, and by Image processing. TRAFFIC SIGNS are detected and recognized in the road side, finally hardware gets work on the condition. All the detected traffic signs are intimated to the driver and some of the road signs like “Speed limit”, “Horn” etc., are get operated automatically.
- FPGA Implementation by using XBEE Transceiver
Abstract Views :108 |
PDF Views:0
Authors
B. Murali Krishna
1,
M. Siva Kumar
1,
J. Rajesh
1,
Syed Inthiyaz
1,
J. Mounica
1,
M. Bhavani
1,
Choti Nikitha Adidela
1
Affiliations
1 Department of Electronics and Communication Engineering, KL University, Vijayawada – 520002, Andhra Pradesh, IN
1 Department of Electronics and Communication Engineering, KL University, Vijayawada – 520002, Andhra Pradesh, IN
Source
Indian Journal of Science and Technology, Vol 9, No 17 (2016), Pagination:Abstract
Objective: Generally there are numerous approaches to give security information that is being imparted. However, what if the security is assured irrespective of the hackers are from the noise. The Information Security is essential concern towards each communication system. Methods/Analysis: XBee is a PAN technology based on the IEEE 802.15.4 standard. Unlike Bluetooth or wireless USB devices, XBee devices have the ability to form a mesh network between nodes. Meshing is a type of daisy chaining from one device to another. Finding: This technique allows the short range of an individual node to be expanded and multiplied, covering a much larger area. This paper describes a design of desired security for data communication by designing standard algorithm for encryption and decryption. The process occur in this module was based on encryption and decryption. The source information is generated by a bit file and this will be encrypted and is sent to destination through XBee modules. The receiving system will check the data and decrypt according to a specific algorithm and displays on the LED. Applications/Improvement: The present algorithm is implemented in Verilog HD Land simulated using Xilinx ISE simulator tool. The design is implemented on Xilinx Spartan-3 EFPGA development board. This project has applications in encoding and decoding operations for security purposes.Keywords
Decryption, Encryption, Spartan 3E FPGA, Verilog HDL, Xgbee, Xilinx ISE Tool.- Analysis of Low Power Conditional Sum Adder
Abstract Views :104 |
PDF Views:0
Authors
M. Siva Kumar
1,
Syed Inthiyaz
1,
V. Narsimha Nayak
1,
M. Bhavani
1,
K. Charan Teja
1,
S. J. S. Rajesh
1,
K. Eswar Reddy
1,
G. Sruthi Keerthana
1
Affiliations
1 Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, IN
1 Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, IN