Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Fault Tolerant Secured System Using Efficient ML Decoder/Detector


Affiliations
1 Department of VLSI, Anna University, Regional Office, Madurai, India
2 Anna University Regional Office, Madurai, India
     

   Subscribe/Renew Journal


To prevent soft errors from causing data corruption, memories are typically protected with error correction codes. An advanced error correction codes are used when an additional protection is needed. The majority logic decoder/detector codes are used for memory application because of correcting large number of soft errors, less decoding time, area consumption. The EG-LDPC codes are suitable for error correction using majority logic decoder/detector. Because the EG-LDPC codes are small, powerful and easily implemented in terms of decoding latency and complexity and this design achieving very high data rate while minimizing complexity. The proposed improved majority logic decoder/detector to perform silent data error detection in simple way using additional error detection technique and also reducing the area of the majority gate using sorting network. Hence the decoding process uses less number of cycles, reduces the area and also reducing the power consumption.

Keywords

EG-LDPC Code, Error Correction Codes, Majoritylogic Decoding, Memory.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 243

PDF Views: 4




  • Fault Tolerant Secured System Using Efficient ML Decoder/Detector

Abstract Views: 243  |  PDF Views: 4

Authors

B. Lakshmi
Department of VLSI, Anna University, Regional Office, Madurai, India
R. Arunprasath
Anna University Regional Office, Madurai, India

Abstract


To prevent soft errors from causing data corruption, memories are typically protected with error correction codes. An advanced error correction codes are used when an additional protection is needed. The majority logic decoder/detector codes are used for memory application because of correcting large number of soft errors, less decoding time, area consumption. The EG-LDPC codes are suitable for error correction using majority logic decoder/detector. Because the EG-LDPC codes are small, powerful and easily implemented in terms of decoding latency and complexity and this design achieving very high data rate while minimizing complexity. The proposed improved majority logic decoder/detector to perform silent data error detection in simple way using additional error detection technique and also reducing the area of the majority gate using sorting network. Hence the decoding process uses less number of cycles, reduces the area and also reducing the power consumption.

Keywords


EG-LDPC Code, Error Correction Codes, Majoritylogic Decoding, Memory.