Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Design and Implementation of High Speed Fir Filters Using DA Algorithm


Affiliations
1 DAV Institute of Engineering & Technology, Jalandhar, India
2 Dr. B.R. Ambedkar National Institute of Technology, Jalandhar, India
     

   Subscribe/Renew Journal


Distributed Arithmetic (DA) is a high speed multiplication technique used for implementation of digital filters. The complicated multiplication-accumulation operation is converted to the shifting and adding operation when the DA algorithm is directly applied to realize FIR filter. In this paper the distributed arithmetic based design scheme for non recursive DSP systems requiring high speed computing is designed. Implementation for FPGAs has been done on Spartan 3E series FPGA, target device (XC3S500E) from Xilinx. A significant decline in delay is reported for an FIR filters from 8.188ns to 4.778ns using DA algorithm.


Keywords

Distributed Arithmetic (DA), Finite Impulse Response (FIR), Field Programmable Gate Array (FPGA).
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 242

PDF Views: 3




  • Design and Implementation of High Speed Fir Filters Using DA Algorithm

Abstract Views: 242  |  PDF Views: 3

Authors

Ravinder Kaur
DAV Institute of Engineering & Technology, Jalandhar, India
Ashish Raman
Dr. B.R. Ambedkar National Institute of Technology, Jalandhar, India
Hardev Singh
Dr. B.R. Ambedkar National Institute of Technology, Jalandhar, India
Jagjit Malhotra
DAV Institute of Engineering & Technology, Jalandhar, India

Abstract


Distributed Arithmetic (DA) is a high speed multiplication technique used for implementation of digital filters. The complicated multiplication-accumulation operation is converted to the shifting and adding operation when the DA algorithm is directly applied to realize FIR filter. In this paper the distributed arithmetic based design scheme for non recursive DSP systems requiring high speed computing is designed. Implementation for FPGAs has been done on Spartan 3E series FPGA, target device (XC3S500E) from Xilinx. A significant decline in delay is reported for an FIR filters from 8.188ns to 4.778ns using DA algorithm.


Keywords


Distributed Arithmetic (DA), Finite Impulse Response (FIR), Field Programmable Gate Array (FPGA).