Open Access
Subscription Access
Open Access
Subscription Access
Area and Power Efficient DWT Using Reduced Complexity Wallace Multiplier
Subscribe/Renew Journal
VLSI design approach of a high speed and 1-D Discrete Wavelet Transform (DWT) using Modified Wallace Multiplier is proposed. Modified Wallace multiplier uses full adders and half adders for area reduction phase. In Full adders the partial product bits are reduced. Due to this the complexity of the modified Wallace multiplier is reduced. Further a Post truncation method is applied to modified Wallace multiplier for area reduction. In this way, it reduces the area and power compared to previous Wallace multiplier. The proposed truncated modified Wallace multiplier for 8*8 bit is applied to 1-D DWT to reduce the area. Modified Wallace multiplier for 8*8 bit, 9*9 bit and 10*10 bit applied in 1-D DWT, its reduces the area and power. Totally, it provides a very high speed processing as well as high quality.
Keywords
Wallace Multiplier, 1-D DWT, Post Truncation, Complexity, Area, Power.
User
Subscription
Login to verify subscription
Font Size
Information
Abstract Views: 229
PDF Views: 2