Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

High Speed Low Power Viterbi Decoder using M-Algorithm


Affiliations
1 Department of ECE, Karpagam University, India
     

   Subscribe/Renew Journal


High speed, low power design of viterbi decoder for Trellis Coded Modulation (TCM) systems. In this paper it is well known that the Viterbi Decoder(VD) is the dominant module determining the overall power consumption of TCM decoders. Precomputation architecture incorporated with T-algorithm for VD is proposed, which can effectively reduces the power consumption without degrading the decoding speed much. A general solution to derive the optimal pre-computation steps is also given in this paper. Implementation result of a VD for a rate-3/4 convolutional code used in a TCM system shows that compared with the full trellis VD, the precomputation architecture reduces the power consumption without performance loss, while the degradation in clock speed is negligible. T-algorithm is used only for finding the path metrics. But M-algorithm is used to find the PMs of the feedback loop also. So modified TCM decoder is designed using M-algorithm. The power consumption is reduced by using the M-algorithm and speed also increased.

Keywords

Trellis Coded Modulation (TCM), Viterbi Decoder, VLSI.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 215

PDF Views: 6




  • High Speed Low Power Viterbi Decoder using M-Algorithm

Abstract Views: 215  |  PDF Views: 6

Authors

P. Sangeetha
Department of ECE, Karpagam University, India
J. Muralidharan
Department of ECE, Karpagam University, India

Abstract


High speed, low power design of viterbi decoder for Trellis Coded Modulation (TCM) systems. In this paper it is well known that the Viterbi Decoder(VD) is the dominant module determining the overall power consumption of TCM decoders. Precomputation architecture incorporated with T-algorithm for VD is proposed, which can effectively reduces the power consumption without degrading the decoding speed much. A general solution to derive the optimal pre-computation steps is also given in this paper. Implementation result of a VD for a rate-3/4 convolutional code used in a TCM system shows that compared with the full trellis VD, the precomputation architecture reduces the power consumption without performance loss, while the degradation in clock speed is negligible. T-algorithm is used only for finding the path metrics. But M-algorithm is used to find the PMs of the feedback loop also. So modified TCM decoder is designed using M-algorithm. The power consumption is reduced by using the M-algorithm and speed also increased.

Keywords


Trellis Coded Modulation (TCM), Viterbi Decoder, VLSI.