Open Access
Subscription Access
Open Access
Subscription Access
Hardware Efficient Transceiver Microcell Architecture of USB 2.0 for High Speed Data Communication Using FPGA
Subscribe/Renew Journal
In this paper USB 2.0 transceiver architecture using innovative approach presented for high speed data communication. Implemented Universal Serial Bus (USB) Transceiver Macro cell is well suited for high speed data communication and also capable of handling data output relative to input as high as what USB 2.0 demands. Design is implemented on hardware of a Spartan-3FPGA. High-speed to access peripheral interfaces like USB 2.0 is coded in Veriog HDL. Result shown paper hardware efficient and test bench verification is done.
Keywords
USB.2.0, Transmitter, Receiver.
User
Subscription
Login to verify subscription
Font Size
Information
Abstract Views: 231
PDF Views: 2