Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

An Efficient Implementation of 128 Bit Carry Save Adder


Affiliations
1 SNS College of Technology, India
     

   Subscribe/Renew Journal


This paper present a technology independent design and simulation of a modified architecture of the carry save order it require a minimum of logic gates binary addition is carried out by series of XOR, AND and shift left operations. These operations are terminated with a computer signal indicating that the result of addition is obtained. because the number of shift operation carried out and varies from 0 to n for n bit addends the method was developed in all the possible addends of 2 to 15 bits the mathematical model was detected and used to predict the number of shifts required for binary numbers such as 32.68 or 128 bits it is used in both synchronous and asynchronous modes of operation.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 157

PDF Views: 2




  • An Efficient Implementation of 128 Bit Carry Save Adder

Abstract Views: 157  |  PDF Views: 2

Authors

R. Arunsekar
SNS College of Technology, India
K. Sanjeev
SNS College of Technology, India
M. Saranya
SNS College of Technology, India
G. Sandhya
SNS College of Technology, India

Abstract


This paper present a technology independent design and simulation of a modified architecture of the carry save order it require a minimum of logic gates binary addition is carried out by series of XOR, AND and shift left operations. These operations are terminated with a computer signal indicating that the result of addition is obtained. because the number of shift operation carried out and varies from 0 to n for n bit addends the method was developed in all the possible addends of 2 to 15 bits the mathematical model was detected and used to predict the number of shifts required for binary numbers such as 32.68 or 128 bits it is used in both synchronous and asynchronous modes of operation.