Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

FPGA Implementation of a Novel Data Packet Switchable HDLC Protocol


Affiliations
1 Electronics and Telecommunication Department of Sinhgad Technical Institute’s Shrimati Kashibai Navale College of Engineering, Pune, Maharastra, India
2 STES'S Sinhgad College of Engineering, Pune, Maharastra, India
     

   Subscribe/Renew Journal


Data Transmission over any Network is prone to the possibility of transmission errors and needs to regulate the arrival rate of data to the receiver. Synchronization and interfacing technique alone are not sufficient for error free data transmission. As such, it is necessary to impose a layer of control in each communicating device to provide function such as flow control, error detection and error control. This layer of control is known as data link control. This paper presents a novel approach to design High Level Data Link control protocol (HDLC), which is most commonly used layer 2 protocol. This paper focused on the VHDL modeling of single channel HDLC layer 2 protocol and its implementation using Xillinx Sparten 3 FPGA as target device. This paper also reflects the significances of FPGA over application specific integrated circuits (ASIC) for HDLC protocol design.

Keywords

FPGA, HDLC, OSI, Receiver, Transmitter.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 229

PDF Views: 3




  • FPGA Implementation of a Novel Data Packet Switchable HDLC Protocol

Abstract Views: 229  |  PDF Views: 3

Authors

Anagha Deshpande
Electronics and Telecommunication Department of Sinhgad Technical Institute’s Shrimati Kashibai Navale College of Engineering, Pune, Maharastra, India
Madan Mali
STES'S Sinhgad College of Engineering, Pune, Maharastra, India

Abstract


Data Transmission over any Network is prone to the possibility of transmission errors and needs to regulate the arrival rate of data to the receiver. Synchronization and interfacing technique alone are not sufficient for error free data transmission. As such, it is necessary to impose a layer of control in each communicating device to provide function such as flow control, error detection and error control. This layer of control is known as data link control. This paper presents a novel approach to design High Level Data Link control protocol (HDLC), which is most commonly used layer 2 protocol. This paper focused on the VHDL modeling of single channel HDLC layer 2 protocol and its implementation using Xillinx Sparten 3 FPGA as target device. This paper also reflects the significances of FPGA over application specific integrated circuits (ASIC) for HDLC protocol design.

Keywords


FPGA, HDLC, OSI, Receiver, Transmitter.