Open Access
Subscription Access
Open Access
Subscription Access
Reconfigurable Architecture for High Performance Turbo Decoder
Subscribe/Renew Journal
This paper presents a reconfigurable architecture for high performance turbo decoder based on Max Log Maximum a Posteriori (ML-MAP) algorithm using sliding window technique. The proposed architecture is based on standardizing the branch metric values to improve the speed of operation of the decoder and also configured to support three different constraint lengths. The intended reconfigurable decoder architecture has been implemented using Verilog HDL at RTL level and synthesized to investigate its performance in terms of area usage and timing delay. The proposed technique increases the throughput rate with marginal increase in area compared to the non reconfigurable decoder.
Keywords
APP, LLR, ML-MAP, Reconfigurable, SISO.
User
Subscription
Login to verify subscription
Font Size
Information
Abstract Views: 264
PDF Views: 1