Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Scan Methodology and ATPG DFT Techniques at Lower Technology Node


Affiliations
1 Department of VLSI, Parul University, Limda P.O., Ta. Waghodia, Vadodara, India
2 eInfochips pvt. ltd., Ahmedabad, India
3 Department of E.C., Parul Institute of Technology, Vadodara, India
     

   Subscribe/Renew Journal


As VLSI Technology is continuously shrinking to lower technology nodes, we need efficient techniques for testing on lower nodes because as Design Complexity grows, there are numbers of challenges including higher test cost, higher power consumption, test time, area, pin count and new defects at small geometries (variation in transistor’s channel length, W/L ratio, threshold voltage).Reliability and testability both are the important parameters in today’s VLSI design. We use design for testability for this purpose. Scan is the first step for inserting DFT (Design For Testability) architecture in any chip. Thus scan insertion improves the controllability and observability of the sequentially flops. After that pattern generation step is there which is generated by ATPG (Automatic test pattern generation) Tool and finally pattern simulation will give results in terms of pass/fail patterns. The purpose of this paper is to implement scan insertion flow architecture on lower technology nodes and detect the targeted faults through the pattern generation by ATPG which will improve the yield on SOC by fault detection using some EDA tools. It also includes the optimization of the most important test parameters related to testability.


Keywords

Design for Testability, Scan Insertion, DRC, ATPG, Lower Technology Node.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 243

PDF Views: 4




  • Scan Methodology and ATPG DFT Techniques at Lower Technology Node

Abstract Views: 243  |  PDF Views: 4

Authors

Janki Chauhan
Department of VLSI, Parul University, Limda P.O., Ta. Waghodia, Vadodara, India
Chintan Panchal
eInfochips pvt. ltd., Ahmedabad, India
Haresh Suthar
Department of E.C., Parul Institute of Technology, Vadodara, India

Abstract


As VLSI Technology is continuously shrinking to lower technology nodes, we need efficient techniques for testing on lower nodes because as Design Complexity grows, there are numbers of challenges including higher test cost, higher power consumption, test time, area, pin count and new defects at small geometries (variation in transistor’s channel length, W/L ratio, threshold voltage).Reliability and testability both are the important parameters in today’s VLSI design. We use design for testability for this purpose. Scan is the first step for inserting DFT (Design For Testability) architecture in any chip. Thus scan insertion improves the controllability and observability of the sequentially flops. After that pattern generation step is there which is generated by ATPG (Automatic test pattern generation) Tool and finally pattern simulation will give results in terms of pass/fail patterns. The purpose of this paper is to implement scan insertion flow architecture on lower technology nodes and detect the targeted faults through the pattern generation by ATPG which will improve the yield on SOC by fault detection using some EDA tools. It also includes the optimization of the most important test parameters related to testability.


Keywords


Design for Testability, Scan Insertion, DRC, ATPG, Lower Technology Node.