A B C D E F G H I J K L M N O P Q R S T U V W X Y Z All
Ramprakash, K.
- Power Reduction by Flip Flop Merging Technique Using Heuristic Algorithm
Authors
1 Kumaraguru College of Technology, Coimbatore, IN
2 ECE Department, Kumaraguru College of Technology, Coimbatore, IN
Source
Software Engineering, Vol 7, No 5 (2015), Pagination: 140-143Abstract
Power consumed by clocking has taken a major part of the whole design circuit. Given a design, we can reduce its power consumption by replacing several flip-flops with some multi-bit flip-flop. This may affect the performance of the original circuit because of its timing and placement capacity constraints. To overcome this problem efficiently, a technique combination table is built to enumerate possible combinations of flip-flops provided by a library. Finally, merging of flip-flops is done with help of co-ordination transformation and combination table. We can achieve better area reduction and power reduction by 37.65%. The implementation of flip flop merging is done in MODELSIM software and the power analysis through Quartus II.