Open Access Open Access  Restricted Access Subscription Access

Low Power VLSI Design with Resistive Feedback Logic


Affiliations
1 ECE dept, TRR Engg. College, Hyderabad, AP, India
2 ECE Dept., SNIST, Ghatkesar, Hyderabad, AP, India
3 JNTU College of Engg., Kukatpally, Hyderabad, India
 

These papers focus on the development of low power VLSI design methodology on system level modeling and circuit level modeling for power optimization. The developed transition optimization approach further merged with circuit level power optimization using Glitch minimization technique. A resistive feed back method is developed for the elimination of glitches in the CMOS circuitry, which result in power consumption and reducing performance of VLSI design. The optimized sequence is then processed through a 8-bit register bank modeled in CMOS level for data transfer to observe the glitch effect. Tanner EDA tool is used for the designing of the CMOS circuitry with resistive feedback mechanism for power optimization.

Keywords

Low Power VLSI, Glitch Free Modeling, Resistive Feedback Logic, Stray Capacitance.
User
Notifications
Font Size

Abstract Views: 306

PDF Views: 148




  • Low Power VLSI Design with Resistive Feedback Logic

Abstract Views: 306  |  PDF Views: 148

Authors

C. Ashok Kumar
ECE dept, TRR Engg. College, Hyderabad, AP, India
B. K. Madhavi
ECE Dept., SNIST, Ghatkesar, Hyderabad, AP, India
K. Lal Kishore
JNTU College of Engg., Kukatpally, Hyderabad, India

Abstract


These papers focus on the development of low power VLSI design methodology on system level modeling and circuit level modeling for power optimization. The developed transition optimization approach further merged with circuit level power optimization using Glitch minimization technique. A resistive feed back method is developed for the elimination of glitches in the CMOS circuitry, which result in power consumption and reducing performance of VLSI design. The optimized sequence is then processed through a 8-bit register bank modeled in CMOS level for data transfer to observe the glitch effect. Tanner EDA tool is used for the designing of the CMOS circuitry with resistive feedback mechanism for power optimization.

Keywords


Low Power VLSI, Glitch Free Modeling, Resistive Feedback Logic, Stray Capacitance.