Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Design of Adiabatic Logic Based Comparator for Low Power and High Speed Applications


Affiliations
1 Department of Electronics and Communication Engineering, National Engineering College, Kovilpatti, India
2 Department of Electronics and Communication Engineering, Dr. Sivanthi Aditanar College of Engineering, India
     

   Subscribe/Renew Journal


This paper presents a novel modified comparator based on the combination of 2N-2N2P adiabatic logic and two phase adiabatic static clocked logic (2N-2N2P and 2PASCL), combination of efficient charge recovery adiabatic logic and two phase adiabatic static clocked logic (ECRL and 2PASCL). This new structure computes a decision making signal faster than the existing methods. The introduced logic based comparator demonstrates that the usage of high speed decision making signal allows high speed comparator, saving 60-80% of power in comparison with existing renowned conventional comparators. Adiabatic logic based circuit carry out less power consumption by constraining current flowing through devices with less voltage drop and by reusing the energy stored at output node instead of discharging it to ground. The design is simulated using Cadence Virtuoso Environment.

Keywords

Adiabatic Logic, ECRL, 2PASCL, 2N-2N2P, Comparator.
Subscription Login to verify subscription
User
Notifications
Font Size


  • Design of Adiabatic Logic Based Comparator for Low Power and High Speed Applications

Abstract Views: 350  |  PDF Views: 1

Authors

T. S. Arun Samuel
Department of Electronics and Communication Engineering, National Engineering College, Kovilpatti, India
S. Darwin
Department of Electronics and Communication Engineering, Dr. Sivanthi Aditanar College of Engineering, India
N. Arumugam
Department of Electronics and Communication Engineering, National Engineering College, Kovilpatti, India

Abstract


This paper presents a novel modified comparator based on the combination of 2N-2N2P adiabatic logic and two phase adiabatic static clocked logic (2N-2N2P and 2PASCL), combination of efficient charge recovery adiabatic logic and two phase adiabatic static clocked logic (ECRL and 2PASCL). This new structure computes a decision making signal faster than the existing methods. The introduced logic based comparator demonstrates that the usage of high speed decision making signal allows high speed comparator, saving 60-80% of power in comparison with existing renowned conventional comparators. Adiabatic logic based circuit carry out less power consumption by constraining current flowing through devices with less voltage drop and by reusing the energy stored at output node instead of discharging it to ground. The design is simulated using Cadence Virtuoso Environment.

Keywords


Adiabatic Logic, ECRL, 2PASCL, 2N-2N2P, Comparator.

References