Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Analysis of Detection Deadlock Detection and Recovery on Network-On-Chip


Affiliations
1 Department of Computer, Shahrekord Branch, Islamic Azad University, Shahrekord, Iran, Islamic Republic of
     

   Subscribe/Renew Journal


With the increasing use of multi-processor systems and the need for extensive communication memory and processing operations, on-chip network processor data bus technique provided a good alternative instead. Due to limitations in the design of processors and chips for networking As well as limitations on chip design network, connected by efficient and comprehensive solutions in the design grid as a network on chip is used. The restrictions such as traffic flow data in these networks are causing problems like deadlock. So to solve this problem are many ways to detect and resolve the impasse presented. Also avoid another deadlock restrictions in other parts of the routing system create. Therefore, in this paper, the discovery of a dead-end network processors and chips we will tour.

Keywords

Processors, Chips, Deadlock Detection, Recovery from Deadlock.
Subscription Login to verify subscription
User
Notifications
Font Size


Abstract Views: 263

PDF Views: 0




  • Analysis of Detection Deadlock Detection and Recovery on Network-On-Chip

Abstract Views: 263  |  PDF Views: 0

Authors

Elaheh Baratiyan
Department of Computer, Shahrekord Branch, Islamic Azad University, Shahrekord, Iran, Islamic Republic of
Tayebe Mohamadi Gahrouei
Department of Computer, Shahrekord Branch, Islamic Azad University, Shahrekord, Iran, Islamic Republic of

Abstract


With the increasing use of multi-processor systems and the need for extensive communication memory and processing operations, on-chip network processor data bus technique provided a good alternative instead. Due to limitations in the design of processors and chips for networking As well as limitations on chip design network, connected by efficient and comprehensive solutions in the design grid as a network on chip is used. The restrictions such as traffic flow data in these networks are causing problems like deadlock. So to solve this problem are many ways to detect and resolve the impasse presented. Also avoid another deadlock restrictions in other parts of the routing system create. Therefore, in this paper, the discovery of a dead-end network processors and chips we will tour.

Keywords


Processors, Chips, Deadlock Detection, Recovery from Deadlock.