Open Access Open Access  Restricted Access Subscription Access

Design and Optimization of Ultra Low Power Low Noise Amplifier using Particle Swarm Optimization


Affiliations
1 Mepco Schlenk Engineering College, Sivakasi - 626005, Tamil Nadu, India
 

In this paper, an Inductively Degenerated Cascode Low Noise Amplifier (IDCLNA) is designed using TSMC 0.13 m RF CMOS technology. For improving the performances of LNA, modifications are done in conventional IDCLNA. They are i) Forward body bias (FBB) technique is applied to reduce the supply voltage ii) The inductor is added between main and cascode transistors for increasing the gain iii) To reduce the noise factor of cascode stage, an inductor is inserted at the gate of cascode stage iv) For improving the stability factor, the modified resistive and capacitive shunt feedback is used. The proposed LNA produces 10.7 dB voltage gain, 3.27 dB noise figure, -9.1 dBm IIP3 and 957 μW power consumption. For optimizing the design parameters of proposed LNA, the popular optimization technique like Particle Swarm Optimization (PSO) algorithm is used to improve the performance measures. The optimized LNA achieves 12.6 dB voltage gain, 3.19 dB noise figure and consumes 869 μW power. The optimized results produce the good Figure of Merit (FOM) of 6.6.

Keywords

Figure of Merit, LNA, Power Consumption and PSO.
User

Abstract Views: 214

PDF Views: 0




  • Design and Optimization of Ultra Low Power Low Noise Amplifier using Particle Swarm Optimization

Abstract Views: 214  |  PDF Views: 0

Authors

S. Manjula
Mepco Schlenk Engineering College, Sivakasi - 626005, Tamil Nadu, India
D. Selvathi
Mepco Schlenk Engineering College, Sivakasi - 626005, Tamil Nadu, India

Abstract


In this paper, an Inductively Degenerated Cascode Low Noise Amplifier (IDCLNA) is designed using TSMC 0.13 m RF CMOS technology. For improving the performances of LNA, modifications are done in conventional IDCLNA. They are i) Forward body bias (FBB) technique is applied to reduce the supply voltage ii) The inductor is added between main and cascode transistors for increasing the gain iii) To reduce the noise factor of cascode stage, an inductor is inserted at the gate of cascode stage iv) For improving the stability factor, the modified resistive and capacitive shunt feedback is used. The proposed LNA produces 10.7 dB voltage gain, 3.27 dB noise figure, -9.1 dBm IIP3 and 957 μW power consumption. For optimizing the design parameters of proposed LNA, the popular optimization technique like Particle Swarm Optimization (PSO) algorithm is used to improve the performance measures. The optimized LNA achieves 12.6 dB voltage gain, 3.19 dB noise figure and consumes 869 μW power. The optimized results produce the good Figure of Merit (FOM) of 6.6.

Keywords


Figure of Merit, LNA, Power Consumption and PSO.



DOI: https://doi.org/10.17485/ijst%2F2015%2Fv8i36%2F130021