Open Access Open Access  Restricted Access Subscription Access

Analysis of Low Power Conditional Sum Adder


Affiliations
1 Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, India
 

Objective: To implement high speed arithmetic systems especially conditional sum adder is used. It consists mainly conditional cells and sum cells. Method/Analysis: It contains sum and carry with input 1 and 0. These are used to reduce delay generated by the carry propagator. The advantage using conditional sum adder is addition is much faster. Finding: In this project we are going to deal with the low power conditional sum addition rule. By doing this it will basically reduce the nodes which are present internally and number of multiplexer in the adder design. By implementing this adder in cadence software the power will be reduced and the process can be done by applying clock gating and by without applying clock gating. Novelty/Improvement: For implementing this adder Verilog code is used. And this will be executed in cadence software. Because of using Verilog code, using the digital cadence software.

Keywords

Conditional Carry Addition (CCA), Clock Gating, Conditional Sum Adder (CSA), Low Power.
User

Abstract Views: 161

PDF Views: 0




  • Analysis of Low Power Conditional Sum Adder

Abstract Views: 161  |  PDF Views: 0

Authors

M. Siva Kumar
Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, India
Syed Inthiyaz
Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, India
V. Narsimha Nayak
Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, India
M. Bhavani
Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, India
K. Charan Teja
Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, India
S. J. S. Rajesh
Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, India
K. Eswar Reddy
Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, India
G. Sruthi Keerthana
Department of Electronics and Communication Engineering, KL University, Vijayawada - 522502, Andhra Pradesh, India

Abstract


Objective: To implement high speed arithmetic systems especially conditional sum adder is used. It consists mainly conditional cells and sum cells. Method/Analysis: It contains sum and carry with input 1 and 0. These are used to reduce delay generated by the carry propagator. The advantage using conditional sum adder is addition is much faster. Finding: In this project we are going to deal with the low power conditional sum addition rule. By doing this it will basically reduce the nodes which are present internally and number of multiplexer in the adder design. By implementing this adder in cadence software the power will be reduced and the process can be done by applying clock gating and by without applying clock gating. Novelty/Improvement: For implementing this adder Verilog code is used. And this will be executed in cadence software. Because of using Verilog code, using the digital cadence software.

Keywords


Conditional Carry Addition (CCA), Clock Gating, Conditional Sum Adder (CSA), Low Power.



DOI: https://doi.org/10.17485/ijst%2F2016%2Fv9i17%2F132856