The PDF file you selected should load here if your Web browser has a PDF reader plug-in installed (for example, a recent version of Adobe Acrobat Reader).

If you would like more information about how to print, save, and work with PDFs, Highwire Press provides a helpful Frequently Asked Questions about PDFs.

Alternatively, you can download the PDF file directly to your computer, from where it can be opened using a PDF reader. To download the PDF, click the Download link above.

Fullscreen Fullscreen Off


Objective: VLSI implementation of Decoder Architecture for high throughput using LDPC codes. Methods/Analysis: In this paper, the VLSI architecture of layered partial parallel soft decoding algorithm based decoder for different code size is presented. Findings: LDPC codes provide remarkable error detection performance. Proposed decoder is well matched for VLSI implementation and it is implemented on Xilinx FPGA family. LDPC codes are well-known linear block codes. The computational complexity of LDPC codes is very high as compared to other existing codes like Convolutional codes and Turbo codes. The major benefit is that they offer an enhanced performance, which is very close to the Shannon’s capacity for many different channels and complex algorithms for decoding Novelty/Improvement: By using layered partial parallel soft decoding algorithm, we proposed a pipelined structure that is helpful to achieve higher throughput. The proposed architecture is implemented and tested on FPGA Virtex-5 family with device as 5XC5VLX85. The decoder can attain a throughput of 1.5 Gbps with reduced hardware resources.

Keywords

Low-Density Parity-Check Codes, Layered Partial Parallel Soft Decoding Algorithm (LPPSD), Parity Check Matrix (PCM), Soft Decoding Algorithm Processing Element (SDPAE).
User