Open Access Open Access  Restricted Access Subscription Access

Optimization of Sram Aarray Structure for Energy Efficiency Improvement in Aadvanced Cmosos Technology


Affiliations
1 AMET University, Chennai, India
 

This paper explores the design and analyze of SRAM array structure to decrease the power dissipation and to increase the energy efficiency. The SRAM array structure with high energy efficiency can be achieved with wider array structure with fewer rows than columns particularly in low supply voltage. The proposed analysis shows that the SRAM array structure optimization can improve the energy efficiency up to 20% at the same supply voltage.

Keywords

Optimization, SRAM Array, Energy Efficiency, Cmos Technology
User

Abstract Views: 228

PDF Views: 0




  • Optimization of Sram Aarray Structure for Energy Efficiency Improvement in Aadvanced Cmosos Technology

Abstract Views: 228  |  PDF Views: 0

Authors

J. S. Aashwin
AMET University, Chennai, India
J. S. Praveen
AMET University, Chennai, India

Abstract


This paper explores the design and analyze of SRAM array structure to decrease the power dissipation and to increase the energy efficiency. The SRAM array structure with high energy efficiency can be achieved with wider array structure with fewer rows than columns particularly in low supply voltage. The proposed analysis shows that the SRAM array structure optimization can improve the energy efficiency up to 20% at the same supply voltage.

Keywords


Optimization, SRAM Array, Energy Efficiency, Cmos Technology



DOI: https://doi.org/10.17485/ijst%2F2014%2Fv7iS6%2F55329